# 4.2 inch E-paper Display Series WAA0420A2ADB5NXXX000 # **Product Specifications** | Customer | Standard | |-------------|----------------------| | Description | 4.2" E-PAPER DISPLAY | | Model Name | WAA0420A2ADB5NXXX000 | | Date | 2025/02/14 | | Revision | 1.0 | | Design Engineering | | | | | |-----------------------|--|--|--|--| | Approval Check Design | | | | | | | | | | | | | | | | | | | | | | | # **CONTENTS** | 1. | Over View | 6 | |-----|------------------------------------------------|----| | 2. | Features | 6 | | 3. | Mechanical Specification | 6 | | 4. | Mechanical Drawing of EPD Module | 7 | | 5. | Input/output Pin Assignment | 8 | | 6. | Electrical Characteristics | 9 | | | 6.1 Absolute Maximum Rating | 9 | | | 6.2 Panel DC Characteristics | 10 | | | 6.3 Panel AC Characteristics | 11 | | | 6.3.1 MCU Interface Selection | 11 | | | 6.3.2 MCU Serial Interface (4-wire SPI) | 11 | | | 6.3.3 MCU Serial Interface (3-wire SPI) | 12 | | | 6.4.4 Interface Timing | 13 | | 7. | Command Table | 14 | | 8. | Optical Specification | 28 | | 9. | Handling, Safety, and Environment Requirements | 28 | | 10. | Reliability Test | 29 | | 11. | Block Diagram | 30 | |-----|----------------------------------------------|----| | 12. | Reference Circuit | 31 | | 13. | Matched Development Kit | 32 | | 14. | Typical Operating Sequence | 33 | | | 14.1 Normal Operation Flow | 33 | | | 14.2 Normal Operation Reference Program Code | 34 | | 15. | Inspection condition | 35 | | | 15.1 Environment | 35 | | | 15.2 Illuminance | 35 | | | 15.3 Inspect method | 35 | | | 15.4 Display area | 35 | | | 15.5 Inspection standard | 36 | | | 15.5.1 Electric inspection standard | 36 | | | 15.5.2 Appearance inspection standard | 37 | | 16. | Packaging | 39 | | 17. | Precautions | 40 | # **REVISION HISTORY** | Rev | Date | Item | Page | Remark | |-----|------------|--------------|------|--------| | 1.0 | 02.14.2025 | New Creation | ALL | | WINSTAR Display 5/40 4.2 inch Series #### 1. Over View WAA0420A2ADB5NXXX000 is an Active Matrix Electrophoretic Display (AM EPD), with front light panel and capacitive touch panel. The display is capable to display images at 1-bit white, black full display capabilities. The 4.2inch active area contains $400\times300$ pixels. The module is a TFT-array driving electrophoresis display, with integrated circuits including gate driver, source driver, MCU interface, timing controller, oscillator, DC-DC, SRAM, LUT, VCOM. Module can be used in portable electronic devices, such as Electronic Shelf Label (ESL) System. #### 2. Features - 400×300 pixels display - High contrast High reflectance - Ultra wide viewing angle Ultra low power consumption - Pure reflective mode - Bi-stable display - Commercial temperature range - Landscape portrait modes - Hard-coat antiglare display surface - Ultra Low current deep sleep mode - On chip display RAM - Waveform can stored in On-chip OTP or written by MCU - Serial peripheral interface available - On-chip oscillator - On-chip booster and regulator control for generating VCOM, Gate and Source driving voltage - I2C signal master interface to read external temperature sensor - Support partial update mode - Built-in temperature sensor #### 3. Mechanical Specifications | Parameter | Specifications | Unit | Remark | |---------------------|------------------------|-------|---------| | Screen Size | 4.2 | Inch | | | Display Resolution | 400(H)×300(V) | Pixel | Dpi:120 | | Active Area | 84.8×63.6 | mm | | | Pixel Pitch | 0.212×0.212 | mm | | | Pixel Configuration | Rectangle | | | | Outline Dimension | 91 (H)×77 (V) ×2.25(D) | mm | | | Weight | 22.4 | g | | # 4. Mechanical Drawing of EPD module # **5. Input /Output Pin Assignment** | No. | Name | I/O | Description | Remark | |-----|-------|-----|--------------------------------------------------------------------------------------------------------------------|-----------| | 1 | NC | | Do not connect with other NC pins | Keep Open | | 2 | GDR | О | N-Channel MOSFET Gate Drive Control | | | 3 | RESE | I | Current Sense Input for the Control Loop | | | 4 | NC | NC | Do not connect with other NC pins | Keep Open | | 5 | VSH2 | С | Positive Source driving voltage(Red) | | | 6 | TSCL | О | I <sup>2</sup> C Interface to digital temperature sensor Clock pin | | | 7 | TSDA | I/O | I <sup>2</sup> C Interface to digital temperature sensor Data pin | | | 8 | BS1 | I | Bus Interface selection pin | Note 5-5 | | 9 | BUSY | О | Busy state output pin | Note 54 | | 10 | RES# | Ι | Reset signal input. Active Low. | Note 5-3 | | 11 | D/C# | I | Data /Command control pin | Note 5-2 | | 12 | CS# | I | Chip select input pin | Note 5-1 | | 13 | SCL | I | Serial Clock pin (SPI) | | | 14 | SDA | I/O | Serial Data pin (SPI) | | | 15 | VDDIO | P | Power Supply for interface logic pins It should be connected with VCI | | | 16 | VCI | P | Power Supply for the chip | | | 17 | VSS | P | Ground | | | 18 | VDD | С | Core logic power pin VDD can be regulated internally from VCI. A capacitor should be connected between VDD and VSS | | | 19 | VPP | P | FOR TEST | | | 20 | VSH1 | С | Positive Source driving voltage | | | 21 | VGH | С | Power Supply pin for Positive Gate driving voltage and VSH1 | | | 22 | VSL | С | Negative Source driving voltage | | | 23 | VGL | С | Power Supply pin for Negative Gate driving voltage VCOM and VSL | | | 24 | VCOM | С | VCOM driving voltage | | I = Input Pin, O = Output Pin, I/O = Bi-directional Pin (Input/output), P = Power Pin, C = Capacitor Pin **Note 5-1:** This pin (CS#) is the chip select input connecting to the MCU. The chip is enabled for MCU communication only when CS# is pulled LOW. **Note 5-2:** This pin is (D/C#) Data/Command control pin connecting to the MCU in 4-wire SPI mode. When the pin is pulled HIGH, the data at SDA will be interpreted as data. When the pin is pulled LOW, the data at SDA will be interpreted as command. Note 5-3: This pin (RES#) is reset signal input. The Reset is active low. **Note 5-4:** This pin is Busy state output pin. When Busy is High, the operation of chip should not be interrupted, command should not be sent. The chip would put Busy pin High when –Outputting display waveform -Communicating with digital temperature sensor **Note 5-5:** Bus interface selection pin | BS1 State | MCU Interface | |-----------|--------------------------------------------------------| | L | 4-lines serial peripheral interface(SPI) - 8 bits SPI | | Н | 3- lines serial peripheral interface(SPI) - 9 bits SPI | #### 6. Electrical Characteristics #### **6.1 Absolute Maximum Rating** | Parameter | Symbol | Rating | Unit | |--------------------------|--------|------------------|------| | Logic supply voltage | VCI | -0.5 to +6.0 | V | | Logic Input voltage | VIN | -0.5 to VCI +0.5 | V | | Logic Output voltage | VOUT | -0.5 to VCI +0.5 | V | | Operating Temp range | TOPR | 0 to +50 | ° C | | Storage Temp range | TSTG | -25 to+70 | | | Optimal Storage Temp | TSTGo | 23±2 | ° C | | Optimal Storage Humidity | HSTGo | 55±10 | %RH | **Note:** 1. Maximum ratings are those values beyond which damages to the device may occur. Functional operation should be restricted to the limits in the Panel DC Characteristics tables. #### **6.2 DC Characteristics** The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =23°C | Parameter | Symbol | Conditions | Applica<br>ble pin | Min. | Typ. | Max | Units | |---------------------------|-----------------------|------------------------------------------------------|--------------------|-----------------------|-----------|---------------------|-------| | Single ground | $V_{SS}$ | - | | - | 0 | - | V | | Logic supply voltage | $V_{\rm CI}$ | - | VCI | 2.2 | 3.3 | 3.7 | V | | Core logic voltage | $ m V_{DD}$ | | VDD | 1.7 | 1.8 | 1.9 | V | | High level input voltage | $V_{ m IH}$ | - | - | $0.8~\mathrm{V_{CI}}$ | - | - | V | | Low level input voltage | $V_{ m IL}$ | - | - | - | - | 0.2 V <sub>CI</sub> | V | | High level output voltage | $ m V_{OH}$ | IOH = -100uA | - | 0.9 VCI | - | - | V | | Low level output voltage | $ m V_{OL}$ | IOL = 100uA | - | - | - | 0.1 V <sub>CI</sub> | V | | Typical power | $P_{TYP}$ | V <sub>CI</sub> =3.0V | - | - | 18.48 | - | mW | | Deep sleep mode | $P_{STPY}$ | $V_{\rm CI} = 3.0 \rm V$ | - | - | 0.003 | 0.0165 | mW | | Typical operating current | Iopr_V <sub>CI</sub> | $V_{CI} = 3.0 V$ | - | - | 5.6 | - | mA | | Full/Fast/Partial update | - | 25 °C | - | - | 2/1.5/0.3 | - | sec | | Sleep mode current | Islp_V <sub>CI</sub> | DC/DC off No clock No input load Ram data retain | - | - | 2 | - | uA | | Deep sleep mode current | Idslp_V <sub>CI</sub> | DC/DC off No clock No input load Ram data not retain | - | - | 2 | 5 | uA | #### **Notes:** - 1. The typical power is measured with following transition from horizontal 2 scale pattern to vertical 2 scale pattern. - 2. The deep sleep power is the consumed power when the panel controller is in deep sleep mode. - 3.The listed electrical/optical characteristics are only guaranteed under the controller & waveform provided by WINSTAR DISPLAY #### **6.3AC Characteristics** #### 6.3.1 MCU Interface Selection The IC can support 3-wire/4-wire serial peripheral. MCU interface is pin selectable by BS1 shown in Table 6-1. Table 6-1: Interface pins assignment under different MCU interface | MCU Interface | Pin Name | | | | | | | |-------------------------------------------------------|----------|------|-----|------|-----|-----|--| | | BS1 | RES# | CS# | D/C# | SCL | SDA | | | 4-wire serial peripheral interface (SPI) | L | RES# | CS# | DC# | SCL | SDA | | | 3-wire serial peripheral interface (SPI) – 9 bits SPI | Н | RES# | CS# | Ĺ | SCL | SDA | | Note: (1) L is connected to VSS and H is connected to VDDIO #### 6.3.2 MCU Serial Interface (4-wire SPI) The 4-wire SPI consists of serial clock SCL, serial data SDA, D/C# and CS#. The control pins status in 4-wire SPI in writing command/data is shown in Table 6-2 and the write procedure 4-wire SPI is shown in Table 6-2 Table 6-2: Control pins status of 4-wire SPI | Function | SCL pin | SDA pin | D/C# pin | CS# pin | |---------------|---------|-------------|----------|---------| | Write command | 1 | Command bit | L | L | | Write data | 1 | Data bit | Н | L | #### Note: - (1) L is connected to VSS and H is connected to VDDIO - (2) stands for rising edge of signal - (3) SDA (Write Mode) is shifted into an 8-bit shift register on every rising edge of SCL in the order of D7, D6, ... D0. The level of D/C# should be kept over the whole byte. The data byte in the shift register is written to the Graphic Display Data RAM (RAM)/Data Byte register or command Byte register according to D/C# pin. Figure 6-1: Write procedure in 4-wire SPI mode #### 6.3.3 MCU Serial Peripheral Interface (3-wire SPI) MCU Serial Peripheral Interface (3-wire SPI) The 3-wire SPI consists of serial clock SCL, serial data SDA and CS#. The operation is similar to 4-wire SPI while D/C# pin is not used and it must be tied to LOW. The control pins status in 3-wire SPI is shown in Table 6-3. In the write operation, a 9-bit data will be shifted into the shift register on every clock rising edge. The bit shifting sequence is D/C# bit, D7 bit, D6 bit to D0 bit. The first bit is D/C# bit which determines the following byte is command or data. When D/C# bit is 0, the following byte is command. When D/C#bit is 1, the following byte is data. Table 6-3 shows the write procedure in 3-wire SPI Function SCL pin SDA pin D/C# pin CS# pin Write command ↑ Command bit Tie LOW L Write data ↑ Data bit Tie LOW L Table 6-3: Control pins status of 3-wire SPI #### Note: - (1) L is connected to VSS and H is connected to VDDIO - (2) ↑ stands for rising edge of signal Figure 6-3: Write procedure in 3-wire SPI # **6.4.4 Interface Timing** The following specifications apply for: VSS=0V, VCI=3.0V, TOPR =25°C. #### Write mode | Symbol | Parameter | Min | Тур | Max | Unit | |----------|------------------------------------------------------------------------------|------------------|-----|------------------|------| | fscL | SCL frequency (Write Mode) | ( <del>=</del> ) | - | 20 | MHz | | tcssu | Time CS# has to be low before the first rising edge of SCLK | TBD | | | ns | | tcshld | Time CS# has to remain low after the last falling edge of SCLK | TBD | - | - | ns | | tcshigh | Time CS# has to remain high between two transfers | TBD | - | - | ns | | tsclhigh | Part of the clock period where SCL has to remain high | TBD | 120 | - | ns | | tscllow | Part of the clock period where SCL has to remain low | TBD | - | - | ns | | tsisu | Time SI (SDA Write Mode) has to be stable before the next rising edge of SCL | TBD | | - | ns | | tsihld | Time SI (SDA Write Mode) has to remain stable after the rising edge of SCL | TBD | | : <del>-</del> : | ns | #### Read mode | Symbol | Parameter | Min | Тур | Max | Unit | |----------|--------------------------------------------------------------------------|-----|-----|-----|------| | fscL | SCL frequency (Read Mode) | | - | 2.5 | MHz | | tcssu | Time CS# has to be low before the first rising edge of SCLK | TBD | ā | ā | ns | | tcshld | Time CS# has to remain low after the last falling edge of SCLK | TBD | - | - | ns | | tcsніgн | Time CS# has to remain high between two transfers | TBD | - | - | ns | | tsclhigh | Part of the clock period where SCL has to remain high | TBD | - | - | ns | | tscllow | Part of the clock period where SCL has to remain low | TBD | - | - | ns | | tsosu | Time SO(SDA Read Mode) will be stable before the next rising edge of SCL | TBD | TBD | - | ns | | tsohld | Time SO (SDA Read Mode) will remain stable after the falling edge of SCL | TBD | TBD | - | ns | Note: All timings are based on 20% to 80% of VDDIO-VSS # 7. Command Table | Com | man | d Tal | ole | | | | | | | | | | | | | |------|------|-------|-----------------------|----------------|-----------------------|----------------|----|----------------|----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------|-------------|--------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | on | | | | 0 | 0 | 01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Driver Output control | Gate setti | | | | | 0 | 1 | | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | Ao | The state of s | A[8:0]= 12 | | ], 300 MU | X | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>8</sub> | | MUX Gate | | | | | 0.00 | | | Part . | 2000 | 2000 | | | 100 | 100.00 | | | D (0.0) | | | | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | B[2:0] = 0 | | • | l alionation | | | | | | | | | | | | | | Gate scan | ining seq | uence and | direction | | | | | | | | | | | | | | B[2]: GD | | | | | | | | | | | | | | | | | Selects th | | out Gate | | | | | | | | | | | | | | | GD=0 [PC | | | W | | | | | | | | | | | | | | G0 is the output sec | | | | | | | | | | | | | | | | | GD=1. | quence is | du,d1, d | 2, 45, | | | | | | | | | | | | | | G1 is the | 1st gate o | output cha | nnel, gate | | | | | | | | | | | | | | output sec | quence is | G1, G0, C | 33, G2, | | | | | | | | | | | | | | B[1]: SM | | | | | | | | | | | | | | | | | Change so | canning c | order of ga | te driver. | | | | | | | | | | | | | | SM=0 [PC | | | | | | | | | | | | | | | | | | | 99 (left an | d right gate | | | | | | | | | | | | | | interlaced | ) | | | | | | | | | | | | | | | | G0, G2, G | 4G29 | 4, G1, G3 | ,G299 | | | | | | | | | | | | | | B[0]: TB | | | | | | | | | | | | | | | | | TB = 0 [PC | ORI scar | from G0 | to G299 | | | | | | | | | | | | | | TB = 1, so | | | | | | | | | - 2 | | y | | | | | | | | | | | 0 | 0 | 03 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | Gate Driving voltage | Set Gate of | driving vo | Itage | | | 0 | 1 | | 0 | 0 | 0 | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | Ao | Control | A[4:0] = 0 | 0h [POR] | _ | | | | | | | | | | | | | | | VGH setti | | | | | | | | | | | | | | | | | A[4:0] | VGH | A[4:0] | VGH | | | | | | | | | | | | | | 00h | 20 | 0Dh | 15 | | | | | | | | | | | | | | 03h | 10 | 0Eh | 15.5 | | | | | | | | | | | | | | 04h<br>05h | 10.5 | 0Fh<br>10h | 16<br>16.5 | | | | | | | | | | | | | | 06h | 11.5 | 11h | 17 | | | | | | | | | | | | | | 07h | 12 | 12h | 17.5 | | | | | | | | | | | | | | 08h | 12.5 | 13h | 18 | | | | | | | | | | | | | | 07h | 12 | 14h | 18.5 | | | | | | | | | | | | | | 08h | 12.5 | 15h | 19 | | | | | | | | | | | | | | 09h | 13 | 16h | 19.5 | | | | | | | | | | | | | | 0Ah | 13.5 | 17h | 20 | | | | | | | | | | | | | | 0Bh | 14 | Other | NA | | | | | | | | | | | | | | 0Ch | 14.5 | | | | | | | | | | | | | | | | GV | | | | | | | | | | | | | | | | | | | | | WINSTAR Display 14/40 4.2 inch Series -17 3Ah Other 4.9 5.1 5.2 5.3 5.4 5.5 A7h A8h A9h AAh ABh ACh ADh C7h C8h C9h CAh CBh CCh Other 8.2 8.3 8.4 8.5 8.6 NA | | man | | oie | _ | | | | | | | | | | | | | |------|--------------------|-------|-----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------|---------|------------|--------------|------------------|---------|------------| | /W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Comn | nand | | Description | | | | 0 | 0 | 04 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Source | e Driving | voltage | Set Source driv | ing vol | tage | | 0 | 1 | | A <sub>7</sub> | Ae | A <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | Ao | Contro | ol | Ū | A[7:0] = 41h [P( | OŘI, V | SH1 at 15\ | | _ | | - | | | | | | | | | | | | B[7:0] = A8h[F] | PORI, V | SH2 at 5V | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | Bo | | | | C[7:0] = 32h [P( | ORI, V | SL at -15V | | 0 | 1 | | C7 | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | Co | | | | Remark: VSH1: | | | | 3[7] | = 1, | | | | | | - | Αľ | 7)/B[7 | 1 = 0 | | | | C[7] = 0, | | | | | | ltage | setti | na fra | om 2 | 4V to | ) | | | | | e settina | from 8.8' | V VSL setting | from -5 | V to -17V | | 3.6\ | | 90 | 50.00 | . y | | | | | 17V | <b>∵.</b> .∟ | · onag | o Journey | 5111 5.0 | . volutioning | 0111 | | | | B[7:0] | VSH | 1/ <b>VS</b> H2 | A/B | [7:0] | VSH1/ | VSH2 | _ | VB[7:0] | VSI | H1/VSH2 | A/B[7:0] | VSH1/VSH | 2 | C[7:0] | VSL | | | | | | | | 5. | 6 | | 21h | | 8.8 | 37h | 13 | 1 1 | 0Ah | -5 | | | 8Fh | | 2.5 | А | Fh | 5. | 7 | | 23h | | 9 | 38h | 13.2 | 1 | 0Ch | -5.5 | | | 90h | | 2.6 | В | 0h | 5. | 8 | | 24h | | 9.2 | 39h | 13.4 | 7 | 0Eh | -6 | | | 91h | | 2.7 | В | 1h | 5. | 9 | | 25h | | 9.4 | 3Ah | 13.6 | 1 t | 10h | -6.5 | | | 92h | 1 2 | 2.8 | В | 2h | 6 | i | | 26h | | 9.6 | 3Bh | 13.8 | | 12h | -7 | | | 93h | _ | 2.9 | В | 3h | 6. | _ | | 27h | | 9.8 | 3Ch | 14 | | 14h | -7.5 | | | 94h | | 3 | В | 4h | 6. | 2 | 1 | 28h | | 10 | 3Dh | 14.2 | | 16h | -8 | | | 95h | - | 3.1 | _ | 5h | 6. | _ | | 29h | _ | 10.2 | 3Eh | 14.4 | | 18h | -8.5 | | | 96h | | 3.2 | | 6h | 6. | _ | | 2Ah | _ | 10.4 | 3Fh | 14.6 | 4 | 1Ah | -9 | | | 97h | - | 3.3 | _ | <b>7</b> h | 6. | | | 2Bh | _ | 10.6 | 40h | 14.8 | 4 F | 1Ch | -9.5 | | | 98h | _ | 3.4 | _ | 8h | 6. | | | 2Ch | | 10.8 | 41h | 15 | 1 1 | 1Eh | -10 | | | 99h | - | 3.5 | _ | 9h | 6. | _ | _ | 2Dh | | 11 | 42h | 15.2 | - | 20h | -10.5 | | | 9Ah | 1 | 3.6 | _ | Ah | 6. | | - | 2Eh | _ | 11.2 | 43h | 15.4 | - t | 22h | -11 | | | 9Bh<br>9Ch | _ | 3.7 | | Bh<br>Ch | 6. | | - | 2Fh<br>30h | _ | 11.4 | 44h<br>45h | 15.6<br>15.8 | <b>-</b> | 24h | -11.5 | | | 9Dh | _ | 3.8 | _ | Oh<br>Dh | 7. | - | | 30h | _ | 11.8 | 45n<br>46h | 15.8 | <b>→</b> † | 26h | -12 | | | 9Eh | _ | 4 | _ | Eh | 7. | _ | - | 32h | - | 12 | 47h | 16.2 | - h | 28h | -12.5 | | | 9Fh | | 4.1 | | Fh | 7. | _ | - | 33h | - | 12.2 | 47H | 16.4 | - | 2Ah | -13 | | | A0h | | 4.2 | | 0h | 7. | | | 34h | _ | 12.4 | 49h | 16.6 | <b>⊣</b> ⊢ | 2Ch | -13.5 | | | A1h | - | 4.3 | _ | 1h | 7. | | | 35h | _ | 12.6 | 4Ah | 16.8 | - | 2Eh | -14 | | | A2h | + | 1.4 | _ | 2h | 7. | _ | | 36h | _ | 12.8 | 4Bh | 17 | 1 - | 30h | -14.5 | | | A3h | 4 | 4.5 | _ | 3h | 7. | _ | _ | | | | Other | NA | | 32h | -15 | | | A4h | 1 4 | 4.6 | C | 4h | 7. | 8 | | | | 1 | | | <del>-</del> 10 | 34h | -15.5 | | | A5h | 1 4 | 4.7 | С | 5h | 7. | 9 | | | | | | | i i | 36h | -16 | | | A6h | 1 4 | 4.8 | С | 6h | 8 | 3 | | | | | | | i i | 38h | -16.5 | | | A6h 4.8<br>A7h 4.9 | | | С | 7h | 8. | 1 | | | | | | | - | 2 A b | 17 | | 0 | 0 | 08 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | OTP Program | Program Initial Code Setting The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. | |-----|-------|----|---------------------|---------------------------------------|---------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------------------------|---------------------|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------| | 0 0 | 0 1 1 | 09 | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub><br>B <sub>6</sub> | 0<br>A <sub>5</sub> | 0<br>A <sub>4</sub><br>B <sub>4</sub> | 1<br>A <sub>3</sub><br>B <sub>3</sub> | 0<br>A <sub>2</sub><br>B <sub>2</sub> | 0<br>A <sub>1</sub><br>B <sub>1</sub> | 1<br>A <sub>0</sub> | Write Register for Initial<br>Code Setting | Write Register for Initial Code Setting<br>Selection<br>A[7:0] ~ D[7:0]: Reserved | | 0 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | Сз | C <sub>2</sub> | C <sub>1</sub> | Co | | Details refer to Application Notes of Initial Code Setting | | 0 | 1 | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | | | 0 | 0 | 0A | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | Read Register for Initial<br>Code Setting | Read Register for Initial Code Setting | WINSTAR Display 15/40 4.2 inch Series | | man | | | | | | | , | | | 1 | | | | |------|------|-----|----|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------------------|---|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | D | escription | | | | | | _ | | | | | | | | T. | | | | | 0 | 0 | 0C | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | Booster Soft start | | | with Phase 1, Phase 2 and Phase 3<br>ent and duration setting. | | 0 | 1 | | 1 | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Control | | | | | 0 | 1 | | 1 | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | Bo | | A | | art setting for Phase1<br>[POR] | | 0 | 1 | | 1 | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | Co | | В | [7:0] -> Soft sta | art setting for Phase2 | | 0 | 1 | | 0 | 0 | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | | [7:0] -> Soft sta<br>= 96h<br>[7:0] -> Duratio<br>= 0Fh<br>Bit Descrip | n setting<br>[POR]<br>tion of each byte:<br>5:0] / C[6:0]: | | | | | | | | | | | | | | | Bit[6:4] | Driving Strength<br>Selection | | | | | | | | | | | | | | | 000 | 1(Weakest) | | | | | | | | | | | | | | | 001 | 2 | | | | | | | | | | | | | | | 010 | 3 | | | | | | | | | | | | | | | 011 | 4 | | | | | | | | | | | | | | | 100 | 5 | | | | | | | | | | | | | | | 101 | 6 | | | | | | | | | | | | | | | 110 | 7 | | | | | | | | | | | | | | | 111 | 8(Strongest) | | | | | | | | | | | | | | | Bit[3:0] | Min Off Time Setting of GDR | | | | | | | | | | | | | | | 0000 | NA | | | | | | | | | | | | | | | 0011 | NA | | | | | | | | | | | | | | | 0100 | 2.6 | | | | | | | | | | | | | | | 0101 | 3.2 | | | | | | | | | | | | | | | 0110 | 3.9 | | | | | | | | | | | | | | | 0111 | 4.6 | | | | | | | | | | | | | | | 1000 | 5.4 | | | | | | | | | | | | | | | 1001 | 6.3 | | | | | | | | | | | | | | | 1010 | 7.3 | | | | | | | | | | | | | | | 1011 | 8.4 | | | | | | | | | | | | | | | 1100 | 9.8 | | | | | | | | | | | | | | | 1101 | 11.5 | | | | | | | | | | | | | | | 1110 | 13.8<br>16.5 | | | | | | | | | | | | | | | D[5:0]: dur<br>D[5:4]: du<br>D[3:2]: du<br>D[1:0]: du<br>Bit[1:0] | ation setting of phase ration setting of phase 3 ration setting of phase 2 ration setting of phase 1 Duration of Phase [Approximation] | | | | | | | | | | | | | | | 00 | 10ms | | | | | | | | | | | | | | | 01 | 20ms | | | | | | | | | | | | | | | 10 | 30ms | | | | | | | | | | | | | | | 11 | 40ms | | Com | man | d Ta | ble | | | | | | | | | | |------|------|------|-----|----|----|----|----|----------------|----------------|---------|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | | | | | | | | | | | | pro-moderate description in the | | | 0 | 0 | 10 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | Deep Sleep mode | Deep Sleep mode Control: | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>1</sub> | Ao | | A[1:0]: Description | | | | | | | | | | | | 0327886 | | 00 Normal Mode [POR] | | | | | | | | | | | | | | 01 Enter Deep Sleep Mode 1 | | | | | | | | | | | | | | 11 Enter Deep Sleep Mode 2 | | | | | | | | | | | | | | After this command initiated, the chip will enter Deep Sleep Mode, BUSY pad will keep output high. Remark: To Exit Deep Sleep mode, User required to send HWRESET to the driver | | 0 | 0 | 11 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | Data Entry mode setting | Define data entry sequence | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | A <sub>2</sub> | A <sub>1</sub> | Ao | Data Entry mode setting | A[2:0] = 011 [POR] | | | | | | | | | | | | | | A [1:0] = ID[1:0] Address automatic increment / decrement setting The setting of incrementing or decrementing of the address counter can be made independently in each upper and lower bit of the address. 00 –Y decrement, X decrement, 01 –Y decrement, X increment, 10 –Y increment, X increment, 11 –Y increment, X increment [POR] A[2] = AM Set the direction in which the address counter is updated automatically after data are written to the RAM. AM= 0, the address counter is updated in the X direction. [POR] AM = 1, the address counter is updated in the Y direction. | | 0 | 0 | 12 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | SW RESET | It resets the commands and parameters to their S/W Reset default values except R10h-Deep Sleep Mode During operation, BUSY pad will output high. Note: RAM are unaffected by this command. | | Com | man | d Ta | ble | | | | | | | | | | |-----|------|--------------|-----------------------|-----------------------|----------------|-----------------------|---------------------|----------------|---------------------|----------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | D/C# | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | 0 | 0 | 14 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | HV Ready Detection | HV ready detection A[7:0] = 00h [POR] The command required CLKEN=1 and ANALOGEN=1. Refer to Register 0x22 for detail. After this command initiated, HV Ready detection starts. BUSY pad will output high during detection. The detection result can be read from the Status Bit Read (Command 0x2F). | | 0 | 1 | | 0 | A <sub>6</sub> | A <sub>5</sub> | A4 | 0 | A <sub>2</sub> | A <sub>1</sub> | Ao | | A[6:4]=n for cool down duration: 10ms x (n+1) A[2:0]=m for number of Cool Down Loop to detect. The max HV ready duration is 10ms x (n+1) x (m) HV ready detection will be trigger after each cool down time. The detection will be completed when HV is ready. For 1 shot HV ready detection, A[7:0] can be set as 00h. | | 0 | 0 | 15 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | VCI Detection | VCI Detection | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | A2 | A1 | Ao | | A[2:0] = 100 [POR] , Detect level at 2.3V A[2:0] : VCI level Detect A[2:0] VCI level 011 2.2V 100 2.3V 101 2.4V 110 2.5V 111 2.6V Other NA The command required CLKEN=1 and ANALOGEN=1 Refer to Register 0x22 for detail. After this command initiated, VCI detection starts. BUSY pad will output high during detection. The detection result can be read from the Status Bit Read (Command 0x2F). | | 0 | 0 | 18 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | Tomporatura Sansar | Temperature Sensor Selection | | 0 | 1 | 10 | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | 1<br>A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Temperature Sensor<br>Control | Temperature Sensor Selection<br>A[7:0] = 48h [POR], external temperatrure | | U | 1 | | A7 | A6 | <b>A</b> 5 | H4 | A3 | <b>A</b> 2 | A1 | A <sub>0</sub> | | sensor<br>A[7:0] = 80h Internal temperature sensor | | 0 | 0 | 1A | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | Temperature Sensor | Write to temperature register. | | 0 | 1 | 1,000 MW2. 5 | <b>A</b> <sub>7</sub> | <b>A</b> <sub>6</sub> | <b>A</b> 5 | <b>A</b> <sub>4</sub> | Аз | A <sub>2</sub> | <b>A</b> 1 | A <sub>0</sub> | Control (Write to temperature register) | A[7:0] = 7Fh [POR] | | 0 | 0 | 1 D | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | Tomporature Songer | Pood from tomporature register | | 1 | 1 | 1B | 1000 | - | 11. | | Δ. | A <sub>2</sub> | 1<br>A <sub>1</sub> | Ao | Temperature Sensor<br>Control (Read from | Read from temperature register. | | 1 | 1 | | <b>A</b> <sub>7</sub> | <b>A</b> 6 | <b>A</b> 5 | A <sub>4</sub> | Aз | <b>A</b> 2 | A1 | H0 | temperature register) | | | | | | | | L | L | L | | L | | <u>I</u> | | WINSTAR Display 18/40 4.2 inch Series | Com | man | d Ta | ble | | | | | | | | | | |------|------|------|-----------------------|----------------|----------------|----------------|----------------|----------------|----------------|----|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | | | | | | | | | | | | v. | | | 0 | 0 | 1C | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | Temperature Sensor | Write Command to External temperature | | 0 | 1 | | <b>A</b> <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | Ao | Control (Write Command | sensor. | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | Bo | to External temperature sensor) | A[7:0] = 00h [POR],<br>B[7:0] = 00h [POR], | | 0 | 1 | | <b>C</b> <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | Сз | C <sub>2</sub> | C <sub>1</sub> | Co | sensor) | C[7:0] = 00h [POR], | | 040 | | | | | | | | | | | | A[7:6] A[7:6] Select no of byte to be sent 00 Address + pointer 01 Address + pointer + 1st parameter 10 Address + pointer + 1st parameter + 2nd pointer 11 Address A[5:0] - Pointer Setting B[7:0] - 1st parameter C[7:0] - 2nd parameter The command required CLKEN=1. Refer to Register 0x22 for detail. After this command initiated, Write Command to external temperature sensor starts. BUSY pad will output high during operation. | | 0 | 0 | 20 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | Master Activation | Activate Display Update Sequence The Display Update Sequence Option is located at R22h. BUSY pad will output high during operation. User should not interrupt this operation to avoid corruption of panel images. | | 0 | 0 | 21 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | Display Update Control | RAM content option for Display Update | | 0 | 1 | ۷1 | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao | 1 | A[7:0] = 00h [POR] | | U | 1 | | <b>H</b> 7 | <b>A</b> 6 | | 1 | <b>A</b> 3 | | | | | B[7:0] = 00h [POR] | | 0 | 1 | | B <sub>7</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | A[7:4] Red RAM option 0000 Normal 0100 Bypass RAM content as 0 1000 Inverse RAM content A[3:0] BW RAM option 0000 Normal 0100 Bypass RAM content as 0 1000 Inverse RAM content | | Com | man | d Tal | ble | | | | | | | | | | | |------|------|-------|---------------------|---------------------|---------------------|---------------------|-----------------|---------------------|---------------------|---------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | | 0 | 0 | 22 | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0<br><b>A</b> 3 | 0<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 0<br>A <sub>0</sub> | Display Update<br>Control 2 | Display Update Sequence Opti<br>Enable the stage for Master Ac<br>A[7:0]= FFh (POR) | | | | | | | | | | | | | | | Operating sequence | Parameter<br>(in Hex) | | | | | | | | | | | | | | Enable clock signal | 80 | | | | | | | | | | | | | | Disable clock signal | 01 | | | | | | | | | | | | | | Enable clock signal → Enable Analog | C0 | | | | | | | | | | | | | | Disable Analog → Disable clock signal | 03 | | | | | | | | | | | | | | Enable clock signal → Load LUT with DISPLAY Mode 1 → Disable clock signal | 91 | | | | | | | | | | | | | | Enable clock signal → Load LUT with DISPLAY Mode 2 → Disable clock signal | 99 | | | | | | | | | | | | | | Enable clock signal → Load temperature value → Load LUT with DISPLAY Mode 1 → Disable clock signal | B1 | | | | | | | | | | | | | | Enable clock signal → Load temperature value → Load LUT with DISPLAY Mode 2 → Disable clock signal | B9 | | | | | | | | | | | | | | Enable clock signal → Enable Analog → Display with DISPLAY Mode 1 → Disable Analog → Disable OSC | C7 | | | | | | | | | | | | | | Enable clock signal → Enable Analog → Display with DISPLAY Mode 2 → Disable Analog → Disable OSC | CF | | | | | | | | | | | | | | Enable clock signal → Enable Analog → Load temperature value → DISPLAY with DISPLAY Mode 1 → Disable Analog → Disable OSC | F7 | | | | | | | | | | | | | | Enable clock signal → Enable Analog → Load temperature value → DISPLAY with DISPLAY Mode 2 → Disable Analog → Disable OSC | FF | | 0 | 0 | 24 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | Write RAM (Black White)<br>/ RAM 0x24 | After this command, data entrie written into the BW RAM until a command is written. Address p advance accordingly | nother | | | | | | | | | | | | | | For Write pixel: Content of Write RAM(BW) = For Black pixel: Content of Write RAM(BW) = | | WINSTAR Display 20/40 4.2 inch Series | Com | man | d Ta | ble | | | | | | | | | | |-----|------|------|-----|----|----|----|----------------|----------------|----------------|---------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | D/C# | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Command | Description | | 0 | 0 | 26 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | Write RAM (RED)<br>/ RAM 0x26 | After this command, data entries will be written into the RED RAM until another command is written. Address pointers will advance accordingly. For Red pixel: Content of Write RAM(RED) = 1 For non-Red pixel [Black or White]: Content of Write RAM(RED) = 0 | | 0 | 0 | 27 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | Read RAM | After this command, data read on the MCU bus will fetch data from RAM. According to parameter of Register 41h to select reading RAM0x24/ RAM0x26, until another command is written. Address pointers will advance accordingly. The 1st byte of data read is dummy data. | | 0 | 0 | 28 | 0 | 0 | 1 | 0 | 1 | 0 | 0 | 0 | VCOM Sense | Enter VCOM sensing conditions and hold for duration defined in 29h before reading VCOM value. The sensed VCOM voltage is stored in register The command required CLKEN=1 and ANALOGEN=1 Refer to Register 0x22 for detail. BUSY pad will output high during operation. | | 0 | 0 | 29 | 0 | 0 | - | 0 | 1 | 0 | 0 | - | VCOM Sense Duration | Chalding times between antening VOOM | | 0 | 1 | 23 | 0 | 1 | 0 | 0 | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | 1<br>A <sub>0</sub> | VOOW Sense Duration | Stabling time between entering VCOM sensing mode and reading acquired. A[3:0] = 9h, duration = 10s. VCOM sense duration = (A[3:0]+1) sec | | 0 | 0 | 2A | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | Program VCOM OTP | Program VCOM register into OTP The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. | WINSTAR Display 21/40 4.2 inch Series | | man | Contract of the th | | | | | | | | 1 | | 1_ | | | | | |-----------------------------------------|----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-----------|---------------|--| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Descrip | N-15-55 | | | | | 0 | 0 | 2C | 0<br>A <sub>7</sub> | 0<br>A <sub>6</sub> | 1<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 1<br>A <sub>3</sub> | 1<br>A <sub>2</sub> | 0<br>A <sub>1</sub> | 0<br>A <sub>0</sub> | Write VCOM register | | OM regist<br>00h [POR] | | ICU interface | | | | | | | | | | | | | | | A[7:0] | VCOM | A[7:0] | VCOM | | | | | | | | | | | | | | | 08h | -0.2 | 44h | -1.7 | | | | | | | | | | | | | | | 0Ch | -0.3 | 48h | -1.8 | | | | | | | | | | | | | | | 10h | -0.4 | 4Ch | -1.9 | | | | | | | | | | | | | | | 14h | -0.5 | 50h | -2 | | | | | | | | | | | | | | | 18h | -0.6 | 54h | -2.1 | | | | | | | | | | | | | | | 1Ch | -0.7 | 58h | -2.2 | | | | | | | | | | | | | | | 20h | -0.8 | 5Ch | -2.3 | | | | | | | | | | | | | | | 24h | -0.9 | 60h | -2.4 | | | | | | | | | | | | | | | 28h | -1 | 64h | -2.5 | | | | | | | | | | | | | | | 2Ch | -1.1 | 68h | -2.6 | | | | | | | | | | | | | | | 30h | -1.2 | 6Ch | -2.7 | | | | | | | | | | | | | | | 34h | -1.3 | 70h | -2.8 | | | | | | | | | | | | | | | 38h | -1.4<br>-1.5 | 74h | -2.9 | | | | | | | | | | | | | | | 3Ch | 78h | -3 | | | | | | | | | | | | | | | | 40h | -1.6 | Other | NA | | | 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 0<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1<br>1 | 2D | 0<br>A7<br>B7<br>C7<br>D7<br>E7<br>G7<br>H7<br>J7<br>K7 | 0<br>A6<br>B6<br>C6<br>D6<br>E6<br>G6<br>H6<br>I6<br>J6 | 1<br>A <sub>5</sub><br>B <sub>5</sub><br>C <sub>5</sub><br>D <sub>5</sub><br>E <sub>5</sub><br>F <sub>5</sub><br>G <sub>5</sub><br>H <sub>5</sub><br>I <sub>5</sub><br>V <sub>5</sub> | 0<br>A4<br>B4<br>C4<br>D4<br>E4<br>F4<br>G4<br>H4<br>I4<br>J4 | 1<br>A <sub>3</sub><br>B <sub>3</sub><br>C <sub>3</sub><br>D <sub>3</sub><br>E <sub>3</sub><br>F <sub>3</sub><br>G <sub>3</sub><br>H <sub>3</sub><br>I <sub>3</sub><br>J <sub>3</sub> | 1<br>A <sub>2</sub><br>B <sub>2</sub><br>C <sub>2</sub><br>D <sub>2</sub><br>E <sub>2</sub><br>F <sub>2</sub><br>G <sub>2</sub><br>H <sub>2</sub><br>I <sub>2</sub><br>J <sub>2</sub> | 0<br>A <sub>1</sub><br>B <sub>1</sub><br>C <sub>1</sub><br>D <sub>1</sub><br>E <sub>1</sub><br>G <sub>1</sub><br>H <sub>1</sub><br>I <sub>1</sub><br>J <sub>1</sub> | 1 A <sub>0</sub> B <sub>0</sub> C <sub>0</sub> D <sub>0</sub> E <sub>0</sub> F <sub>0</sub> G <sub>0</sub> H <sub>0</sub> I <sub>0</sub> J <sub>0</sub> K <sub>0</sub> | OTP Register Read for Display Option | Read Register for Display Option: A[7:0]: VCOM OTP Selection (Command 0x37, Byte A) B[7:0]: VCOM Register (Command 0x2C) C[7:0]~G[7:0]: Display Mode (Command 0x37, Byte B to Byte F) [5 bytes] H[7:0]~K[7:0]: Waveform Version (Command 0x37, Byte G to Byte J) [4 bytes] | | | | | | 0 | 0 | 2E | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 0 | User ID Read | | | | ed in OTP: | | | 1 | 1 | | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | | | J[/:0]: Use<br>[10 bytes] | riD (R38, | Byte A and | | | 1 | 1 | | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | Dyle 0) | [10 pytes] | | | | | 1 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | Сз | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | | | | | | | | 1 | 1 | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | Dз | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | | | | | | | 1 | 1 | | <b>E</b> <sub>7</sub> | E <sub>6</sub> | E <sub>5</sub> | E <sub>4</sub> | Ез | E <sub>2</sub> | Εı | E <sub>0</sub> | 1 | | | | | | | 1 | 1 | | F <sub>7</sub> | F <sub>6</sub> | F <sub>5</sub> | F <sub>4</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | Fo | 1 | | | | | | | 1 | 1 | | G <sub>7</sub> | G <sub>6</sub> | G <sub>5</sub> | G <sub>4</sub> | G <sub>3</sub> | G <sub>2</sub> | G <sub>1</sub> | Go | 1 | | | | | | | 1 | 1 | | H <sub>7</sub> | H <sub>6</sub> | H <sub>5</sub> | H <sub>4</sub> | H <sub>3</sub> | H <sub>2</sub> | H <sub>1</sub> | H <sub>0</sub> | | | | | | | | 1 | 1 | | I <sub>7</sub> | I <sub>6</sub> | l <sub>5</sub> | 14<br> 4 | l <sub>3</sub> | I <sub>2</sub> | I <sub>1</sub> | lo | 1 | | | | | | | - | | | 1140 | 1 24 | 951 | | - | 100 | 100 | 100 | - | | | | | | | 1 | 1 | | J <sub>7</sub> | J <sub>6</sub> | <b>J</b> <sub>5</sub> | J <sub>4</sub> | J <sub>3</sub> | J <sub>2</sub> | J <sub>1</sub> | Jo | | | | | | | | Com | man | d Ta | ble | | | | | | | | | | |-----|------|------|-----------------------|-----------------|-----------------------|-----------------------|-----------------|-----------------|----------------|----------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | D/C# | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Command | Description | | 0 | 0 | 2F | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | Status Bit Read | Read IC status Bit [POR 0x01] | | 1 | 1 | | 0 | 0 | A5 | A4 | 0 | 0 | A <sub>1</sub> | Ao | Status bit Head | A[5]: HV Ready Detection flag [POR=0] 0: Ready 1: Not Ready A[4]: VCI Detection flag [POR=0] 0: Normal 1: VCI lower than the Detect level A[3]: [POR=0] A[2]: Busy flag [POR=0] 0: Normal 1: BUSY A[1:0]: Chip ID [POR=01] Remark: A[5] and A[4] status are not valid after RESET, they need to be initiated by command 0x14 and command 0x15 respectively. | | | | | | | | | | | | l | | respectively. | | 0 | 0 | 30 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | Program WS OTP | Program OTP of Waveform Setting The contents should be written into RAM before sending this command. The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. | | | _ | 0.4 | • | | | | | • | • | - | L LWG GTD | LOTE (W. C. C. | | 0 | 0 | 31 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | Load WS OTP | Load OTP of Waveform Setting The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. | | | | | | | | | | | | | | U. | | 0 | 0 | 32 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | Write LUT register | Write LUT register from MCU interface | | 0 | 1 | | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> 5 | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | | [227 bytes], which contains the content of VS[nX-LUTm], TP[nX], RP[n], SR[nXY], FR | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | <b>B</b> <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | and XON[nXY] | | 0 | 1 | | : | : | : | : | | | | : | | Refer to Session 6.7 WAVEFORM | | 0 | 1 | | y. | | 198.0 | 10 <b>-</b> 81 | (1.00) | • 1 | •: | | | SETTING | | 0 | 0 | 34 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | CRC calculation | CRC calculation command For details, please refer to SSD1683 application note. BUSY pad will output high during operation. | | | | | | | | | | | | | | | | 0 | 0 | 35 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | CRC Status Read | CRC Status Read | | 1 | 1 | | A <sub>15</sub> | A <sub>14</sub> | A <sub>13</sub> | A <sub>12</sub> | A <sub>11</sub> | A <sub>10</sub> | A <sub>9</sub> | A <sub>8</sub> | | A[15:0] is the CRC read out value | | 1 | 1 | | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> 5 | <b>A</b> <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | | | | | | | | | | | | | | 72 | | | | | man | | | 723 To 1 | | | | 100 | -03-2 | | Î | | |------|------|------|-----------------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------------------|--------------------------------------------------------------------------------------------------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | 0 | 0 | 36 | 0 | 0 | 1, | 1 | 0 | 1 | 1 | 0 | Program OTP selection | Program OTP Selection according to the OTP Selection Control [R37h and R38h] | | | | | | | | | | | | | | The command required CLKEN=1. Refer to Register 0x22 for detail. BUSY pad will output high during operation. | | | | | | | | | | | | | | | | 0 | 0 | 37 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | Write Register for Display Option | | 0 | 1 | | <b>A</b> <sub>7</sub> | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Option | A[7] Spare VCOM OTP selection<br>0: Default [POR] | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | 1: Spare | | 0 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | | DI7-01 Display Made for MCI7-01 | | 0 | 1 | | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | | B[7:0] Display Mode for WS[7:0]<br>C[7:0] Display Mode for WS[15:8] | | 0 | 1 | | E <sub>7</sub> | E <sub>6</sub> | E <sub>5</sub> | E <sub>4</sub> | E <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub> | E <sub>0</sub> | | D[7:0] Display Mode for WS[23:16] | | 0 | 1 | | 0 | F <sub>6</sub> | 0 | 0 | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | F <sub>0</sub> | | 0: Display Mode 1 | | 0 | 1 | | G <sub>7</sub> | G <sub>6</sub> | G <sub>5</sub> | G <sub>4</sub> | G <sub>3</sub> | G <sub>2</sub> | G <sub>1</sub> | G₀ | | 1: Display Mode 2 | | 0 | 1 | | H <sub>7</sub> | H <sub>6</sub> | H <sub>5</sub> | H <sub>4</sub> | H <sub>3</sub> | H <sub>2</sub> | H <sub>1</sub> | H₀ | | F[6]: Ping-Pong for Display Mode 2 | | 0 | 1 | | <b>J</b> <sub>7</sub> | l <sub>6</sub> | J <sub>5</sub> | J <sub>4</sub> | J <sub>3</sub> | J <sub>2</sub> | l₁<br>J₁ | lo<br>Jo | | 0: RAM Ping-Pong disable [POR] | | U | | | J7 | <b>J</b> 6 | <b>J</b> 5 | J4 | <b>J</b> 3 | J2 | J1 | J <sub>0</sub> | | 1: RAM Ping-Pong enable | | | | | | | | | | | | | | G[7:0]~J[7:0] module ID /waveform version. | | | | | | | | | | | | | | Remarks: 1) A[7:0]~J[7:0] can be stored in OTP 2) RAM Ping-Pong function is not support for Display Mode 1 | | _ | | | | | | | | _ | | | I | | | 0 | 0 | 38 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | Write Register for User ID | Write Register for User ID<br>A[7:0]]~J[7:0]: UserID [10 bytes] | | 0 | 1 | | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | | A[7.0]] 0[7.0]. Oscilb [10 bytes] | | 0 | | | B <sub>7</sub> | B <sub>6</sub> | B <sub>5</sub> | B <sub>4</sub> | B <sub>3</sub> | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | Remarks: A[7:0]~J[7:0] can be stored in | | 0 | 1 | | C <sub>7</sub> | C <sub>6</sub> | C <sub>5</sub> | C <sub>4</sub> | C <sub>3</sub> | C <sub>2</sub> | C <sub>1</sub> | C <sub>0</sub> | | OTP | | 0 | 1 | | E <sub>7</sub> | E <sub>6</sub> | E <sub>5</sub> | E <sub>4</sub> | E <sub>3</sub> | E <sub>2</sub> | E <sub>1</sub> | E <sub>0</sub> | | | | 0 | 1 | - 53 | F <sub>7</sub> | F <sub>6</sub> | F <sub>5</sub> | F <sub>4</sub> | F <sub>3</sub> | F <sub>2</sub> | F <sub>1</sub> | Fo | | | | 0 | 1 | | G <sub>7</sub> | G <sub>6</sub> | G <sub>5</sub> | G <sub>4</sub> | G <sub>3</sub> | G <sub>2</sub> | G <sub>1</sub> | Go | | | | 0 | 1 | | H <sub>7</sub> | H <sub>6</sub> | H <sub>5</sub> | H <sub>4</sub> | H <sub>3</sub> | H <sub>2</sub> | H <sub>1</sub> | Ho | | | | 0 | 1 | | I <sub>7</sub> | 16 | I <sub>5</sub> | 114 | l <sub>3</sub> | l <sub>2</sub> | l <sub>1</sub> | lo | | | | 0 | 1 | | J <sub>7</sub> | J <sub>6</sub> | J <sub>5</sub> | J <sub>4</sub> | J <sub>3</sub> | J <sub>2</sub> | J <sub>1</sub> | Jo | | | | - | | | 0/ | - 00 | -00 | | -00 | 02 | 01 | J. | | I | | 0 | 0 | 39 | 0 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | OTP program mode | OTP program mode | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>1</sub> | A <sub>0</sub> | | A[1:0] = 00: Normal Mode [POR]<br>A[1:0] = 11: Internal generated OTP<br>programming voltage | | | | | | | | | | | | | | Remark: User is required to EXACTLY follow the reference code sequences | WINSTAR Display 24/40 4.2 inch Series | Com | man | d Ta | ble | | | | | | | | | | | |----------|------|------|-----------------------|---------------------|-----------------------|-----------------------|-----------------------|---------------------|---------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 20 4 6 6 | D/C# | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | DO | Command | Description | | | 0 | 0 | 3C | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | Border Waveform Control | | r waveform for VBD | | 0 | 1 | - | A <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | 0 | 0 | A <sub>1</sub> | Ao | Border Waverollin Control | | [POR], set VBD as HIZ. | | U | 55 | | <b>A</b> 7 | <b>A</b> 6 | <b>A</b> 5 | H4 | U | U | A <sub>1</sub> | H <sub>0</sub> | | | ect VBD option | | | | | | | | | | | | | | A[7:6] | Select VBD as | | | | | | | | | | | | | | 00 | GS Transition, | | | | | | | | | | | | | | | Defined in A[2] and A[1:0] | | | | | | | | | | | | | | 01 | Fix Level, | | | | | | | | | | | | | | | Defined in A[5:4] | | | | | | | | | | | | | | 10 | VCOM | | | | | | | | | | | | | | 11[POR] | HiZ | | | | | | | | | | | | | | A (E.41 Eig L | ovel Catting for VPD | | | | | | | | | | | | | | A[5:4] FIX LE | evel Setting for VBD<br>VBD level | | | | | | | | | | | | | | 00 | VSS | | | | | | | | | | | | | | 01 | VSH1 | | | | | | | | | | | | | | 10 | VSL | | | | | | | | | | | | | | 11 | VSH2 | | | | | | | | | | | | | | | 751,12 | | | | | | | | | | | | | | A [1:0] GS T | ransition setting for VBD | | | | | | | | | | | | | | <b>VBD</b> Level S | election: | | | | | | | | | | | | | | | ; 01b: VSH1; | | | | | | | | | | | | | | 10b: VSL; 11 | | | | | | | | | | | | | | | A[1:0] | VBD Transition | | | | | | | | | | | | | | 00 | LUT0 | | | | | | | | | | | | | | 01 | LUT1 | | | | | | | | | | | | | | 10 | LUT2 | | | | | | | | | | | | | | 11 | LUT3 | | 0 | 0 | 3F | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | End Option (EOPT) | Option for LU | IT and | | 0 | 1 | 01 | <b>A</b> <sub>7</sub> | A <sub>6</sub> | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | Ao | End option (Eor 1) | Set this byte | | | - | • | | IN | 710 | 713 | 714 | 713 | 112 | /\1 | 7.0 | <u></u> | ,, | | | 0 | 0 | 41 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | Read RAM Option | Read RAM C | Option | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Ao | 1 | A[0] = 0 [POF | | | | | | | | | | | | | | | | M corresponding to RAM0x24 | | | | | | | | | | | | | | 1 : Read RA | M corresponding to RAM0x26 | | | | | | | | | | | | | <u>J</u> | | | | 0 | 0 | 44 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | Set RAM X - address | Specify the s | tart/end positions of the | | 0 | 1 | | 0 | 0 | <b>A</b> 5 | <b>A</b> <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Start / End position | | ess in the X direction by an | | 0 | 1 | | 0 | 0 | B <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | Bo | | address unit | tor HAM | | 150 | 1.5 | | 100 | 1000 | | Un. Allendo | | - | 1000 | | | AIS-OI- VEAL | 5:0], XStart, POR = 00h | | | | | | | | | | | | | | B[5:0]: XEAI | 5:0], XEnd, POR = 001<br>5:0], XEnd, POR = 31h | | | | | | | | | | | | | | | SECTION OF THE PROPERTY TH | | 0 | 0 | 45 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | Set Ram Y- address | Specify the s | tart/end positions of the | | 0 | 1 | | A <sub>7</sub> | A <sub>6</sub> | <b>A</b> <sub>5</sub> | <b>A</b> <sub>4</sub> | <b>A</b> <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Start / End position | | ess in the Y direction by an | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>8</sub> | | address unit | IOI DAIVI | | 0 | 1 | | B <sub>7</sub> | B <sub>6</sub> | <b>B</b> <sub>5</sub> | B <sub>4</sub> | Вз | B <sub>2</sub> | B <sub>1</sub> | B <sub>0</sub> | | A[8:0]: YSA[8 | 8:0], YStart, POR = 000h | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | B <sub>8</sub> | | B[8:0]: YEA[ | 8:0], YEnd, POR = 12Bh | | | | | | | | | | | | | | | | | | | | | | | | | | 2000 | | The second secon | T | to factor report constitutions in the control on the control of th | | 0 | 0 | 16 | 0 | 4 | | 0 | 0 | 4 | 4 | | Auto Mrito DED DAM for | Auto Meito D | ED DAM for Dogular Dattorn | | 0 | 0 | 46 | 0<br>A <sub>7</sub> | 1<br>A <sub>6</sub> | 0<br>A <sub>5</sub> | 0<br>A <sub>4</sub> | 0 | 1<br>A <sub>2</sub> | 1<br>A <sub>1</sub> | 0<br>Ao | Auto Write RED RAM for Regular Pattern | Auto Write R<br>A[7:0] = 00h | ED RAM for Regular Pattern [POR] | WINSTAR Display 25/40 4.2 inch Series | # Hex | ble<br>D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Descripti | on | | | |-------|-----------------------|----------------|------------|----------------|------------|----------------|----------------|------------------|------------------------|-------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | nex | 0/ | Do | טס | <b>D</b> 4 | D3 | 02 | וט | DU | Command | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | Step of all | ter RAM ir | Y-direction | on accordin | | | | | | | | | | | | to Gate | | | F | | | | | | | | | | | | | | | Height | | | | | | | | | | | | | | | 128 | | | | | | | | | | | | | | | 256 | | | | | | | | | | | | | | | 300 | | | | | | | | | | | | 011 | 64 | 111 | NA | | | | | | | | | | | | Step of all | ter RAM ir | | | | | | | | | | | | | | | | A[2:0] | Width | | | | | | | | | | | | | | | 128 | | | | | | | | | | | | | | | 256 | | | | | | | | | | | | - | | | 400 | | | | | | | | | | | | 24.45 | 100000000000000000000000000000000000000 | 1000000 | NA | | | | | | | | | | | | | | ut high du | ring | | 47 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | Auto Write B/W RAM for | Auto Write | e B/W RAI | M for Regi | ular Patterr | | | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> 5 | A <sub>4</sub> | 0 | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | Regular Pattern | A[7:0] = 0 | 0h [POR] | | | | | | | | | | | | | | A[6:4]: Ste<br>Step of all<br>to Gate | ep Height,<br>ter RAM ir | POR= 00<br>Y-direction | 0<br>on accordin | | | | | | | | | | | | | | | Height | | | | | | | | | | | | | | | 128 | | | | | | | | | | | | | | | 256 | | | | | | | | | | | | | | | 300<br>NA | | | | | | | | | | | | Step of all to Source | ter RAM ir | X-direction | on accordir | | | | | | | | | | | | | | | Width | | | | | | | | | | | | | | | 128 | | | | | | | | | | | | 11- | | | 256 | | | | | | | | | | | | | | | 400 | | | | | | | | | | | | U11 | 04 | 1.1.1 | NA | | | | | | | | | | | | During op high. | eration, B | USY pad | will output | | | | 47 0 | 47 0 1 | 47 0 1 0 | 47 0 1 0 0 | 47 0 1 0 0 0 | 47 0 1 0 0 0 1 | 47 0 1 0 0 0 1 1 | 47 0 1 0 0 0 1 1 1 | 47 0 1 0 0 0 1 1 1 Auto Write B/W RAM for | 47 | A[7]: The 1st step v. A[6:4]: Step dight, Step of alter RAM ir to Gate A[2:0]: Step Width, Step of alter RAM ir to Source A[2:0]: Width A[2:0]: Step Width, Step of alter RAM ir to Source A[2:0]: Width A[2:0]: Midth M | A7 : The 1st step value, POF A6:4;: Step Height, POR= 00 Step of after RAM in Y-directive to Gate A(6.4] Height A(6.4] | | Com | man | d Ta | ble | | | | | | | | | | |------|------|------|-----------------------|----------------|------------|----------------|----|----------------|----------------|----------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | R/W# | D/C# | Hex | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Command | Description | | | | | * | | | | | | | | | A[5:0]: 00h [POR]. | | | | | | | | | | | | | | | | 0 | 0 | 4F | 0 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | Set RAM Y address | Make initial settings for the RAM Y address | | 0 | 1 | | <b>A</b> <sub>7</sub> | A <sub>6</sub> | <b>A</b> 5 | A <sub>4</sub> | Аз | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | counter | in the address counter (AC) | | 0 | 1 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | A <sub>8</sub> | | A[8:0]: 000h [POR]. | | | | | | | | | | | | | | | | 0 | 0 | 7F | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | NOP | This command is an empty command; it does not have any effect on the display module. However it can be used to terminate Frame Memory Write or Read Commands. | WINSTAR Display 27/40 4.2 inch Series #### 8. Optical Specifications Measurements are made with that the illumination is under an angle of 45 degree, the detection is perpendicular unless otherwise specified | Symbol | Parameter | Conditions | Min | Typ. | Max | Units | Notes | |----------|--------------------|------------|-----|------------------------|-----|-------|-------| | R | White Reflectivity | White | 30 | 35 | - | % | 8-1 | | CR | Contrast Ratio | Indoor | 8:1 | | ı | | 8-2 | | GN | 2Grey Level | - | | DS+(WS-DS)*n(m-1) | | | 8-3 | | T update | Image update time | at 25 °C | | 3 | ı | sec | | | Life | | Topr | | 1000000times or 5years | | | | #### **Notes:** - 8-1. Luminance meter: Eye-One Pro Spectrophotometer. - 8-2. CR=Surface Reflectance with all white pixel/Surface Reflectance with all black pixels. - 8-3. WS: White state, DS: Dark state #### 9. Handling, Safety and Environment Requirements #### **Warning** The display glass may break when it is dropped or bumped on a hard surface. Handle with care. Should the display break, do not touch the electrophoretic material. In case of contact with electrophoretic material, wash with water and soap. #### Caution The display module should not be exposed to harmful gases, such as acid and alkali gases, which corrode electronic components. Disassembling the display module. Disassembling the display module can cause permanent damage and invalidates the warranty agreements. Observe general precautions that are common to handling delicate electronic components. The glass can break and front surfaces can easily be damaged. Moreover the display is sensitive to static electricity and other rough environmental conditions. | Data | sheet | status | |------|-------|--------| | | | | Product specification This data sheet contains final product specifications. #### **Limiting values** Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability. #### **Application information** Where application information is given, it is advisory and does not form part of the specification. # 10.Reliability test | NO | Test items | Test condition | |----|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | Low-Temperature<br>Storage | T = -25°C, 240 h<br>Test in white pattern | | 2 | High-Temperature<br>Storage | T = +70°C, RH=40%, 240h<br>Test in white pattern | | 3 | High-Temperature Operation | T = +50°C, RH = 30%, 240h | | 4 | Low-Temperature Operation | 0°C, 240h | | 5 | High-Temperature,<br>High-Humidity Operation | T=+40°C, RH=90%,168h | | 6 | High Temperature, High<br>Humidity Storage | T=+60°C, RH=80%,240h<br>Test in white pattern | | 7 | Temperature Cycle | 1 cycle:[-25°C 30min]→[+70 °C 30 min] : 100 cycles<br>Test in white pattern | | 8 | UV exposure Resistance | 765W/m² for 168hrs,40 °C<br>Test in white pattern | | 9 | ESD Gun | Air+/-15KV;Contact+/-8KV (Test finished product shell,not display only) Air+/-8KV;Contact+/-6KV (Naked EPD display,no including IC and FPC area) Air+/-4KV;Contact+/-2KV (Naked EPD display,including IC and FPC area) | Note: Put in normal temperature for 1hour after test finished, display performance is ok. # 11. Block Diagram WINSTAR Display 30/40 4.2 inch Series #### 12. Reference Circuit | Part Name | Requirements for spare part | |-----------|------------------------------------------------| | C1—C12 | 0603/0805; X5R/X7R;Voltage Rating:≥25V | | R1、R2 | 0603/0805;1% variation,≥0.05W | | D1—D3 | MBR0530: 1)Reverse DC Voltage≥30V 2)Io≥500mA | | D1—D3 | 3)Forward voltage ≤430mV | | 01 | Si1308EDL:1)Drain-Source breakdown voltage≥30V | | Q1 | 2)Vgs(th)≤1.5V 3)Rds(on)≤400mΩ | | L1 | refer to NR3015: Io=500mA(max) | | P1 | 24pins,0.5mm pitch | #### 13. Matched Development Kit Our Development Kit designed for SPI E-paper Display aims to help users to learn how to use E-paper Display more easily. It can refresh black-white E-paper Display and three-color (black, white and red/Yellow) WINSTAR Display 's E-paper Display. And it is also added the functions of USB serial port, Raspberry Pi and LED indicator light ect. DESPI Development Kit consists of the development board and the pinboard. # 14. Typical Operating Sequence 14.1 Normal Operation Flow # 14.2 Normal Operation Reference Program Code | ACTION | VALUE/DATA | COMMENT | |---------------|--------------------------|--------------------------------------------| | | POWER ON | N . | | delay | 10ms | | | PIN CONFIG | | | | RESE# | low | Hardware reset | | delay | 200us | | | RESE# | high | | | delay | 200us | | | Read busy pin | | Wait for busy low | | Command 0x12 | | Software reset | | Read busy pin | | Wait for busy low | | Command 0x01 | Data0x2b 0x01 0x00 | Set display size and driver output control | | Command 0x11 | Data 0x01 | Ram data entry mode | | Command 0x44 | Data 0x00 0x31 | Set Ram X address | | Command 0x45 | Data 0x2b 0x01 0x00 0x00 | Set Ram Y address | | Command 0x3C | Data 0x01 | Set border | | | LOAD IMAGE AND | UPDATE | | Command 0x4E | Data 0x00 | Set Ram X address counter | | Command 0x4F | Data 0x2b 0x00 | Set Ram Y address counter | | Command 0x24 | Data 0xXX, 0xXX | Write B/W image data into to Register | | | | 0x24 RAM | | Command 0x4E | Data 0x00 | Set Ram X address counter | | Command 0x4F | Data 0x2b 0x00 | Set Ram Y address counter | | Command 0x26 | Data 0xXX, 0xXX | Write Red image data into Register 0x26 | | | | RAM | | Command 0x20 | | | | Read busy pin | | | | Command 0x10 | Data 0X01 | Enter deep sleep mode | | | POWER OF | F | # 15. Inspection condition #### 15. 1 Environment Temperature: $25\pm3^{\circ}$ C Humidity: $55\pm10^{\circ}$ RH #### 15. 2 Illuminance Brightness:1200~1500LUX;distance:20-30CM;Angle:Relate 45°surround. # 15.3 Inspection method # 15. 4 Display area # 15. 5 Inspection standard # 15. 5.1 Electric inspection standard | NO. | Item | Standard | Defect<br>level | Method | Scope | |-----|-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------|------------------| | 1 | Display | Display complete<br>Display uniform | MA | | | | 2 | Black/White spots | D≤0.25mm, Allowed 0.25mm <d≤0.4mm。 0.4mm<d="" allow<="" and="" distance≥5mm="" not="" n≤3,="" td=""><td>MI</td><td>Visual<br/>inspection</td><td></td></d≤0.4mm。> | MI | Visual<br>inspection | | | 3 | Black/White<br>spots<br>(No switch) | L $\leq$ 0.6mm, W $\leq$ 0.2mm, N $\leq$ 1<br>L $\leq$ 2.0mm,W $>$ 0.2mm, Not Allow<br>L $>$ 0.6mm, Not Allow | | Visual/<br>Inspection card | Zone A | | 4 | Ghost image | Allowed in switching process | MI | Visual inspection | | | 5 | Flash spots/<br>Larger FPL size | Flash spots in switching, Allowed FPL size larger than viewing area, Allowed | MI | Visual/<br>Inspection card | Zone A<br>Zone B | | 6 | Display<br>wrong/Missing | All appointed displays are showed correct | MA | Visual inspection | Zone A | | 6 | Shortcircuit/<br>Circuit break/<br>Display abnormal | Not Allow | | | | # 15.5.2 Appearance inspection standard | NO. | Item | Standard | Defect<br>level | Method | Scope | |-----|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|------------------| | I | B/W spots<br>/Bubble/<br>Foreign bodies/<br>Dents | D= $(L+W)/2$ D $\leq 0.25$ mm, Allowed 0.25mm $\leq D\leq 0.4$ mm, N $\leq 3$ D $\geq 0.4$ mm, Not Allow | MI | Visual<br>inspection | Zone A | | 2 | Glass crack | Not Allow | MA | Visual | Zone A<br>Zone B | | 3 | Dirty | Allowed if can be removed | MI | / Microscope | Zone A<br>Zone B | | 4 | Chips/Scratch/<br>Edge crown | $X \le 3$ mm, $Y \le 0.5$ mm $X \le 3$ mm, $Y \le 0.5$ mm $X \le 3$ mm, $Y \le 0.5$ mm $X \le 3$ mm, $Y \le 0.5$ mm $X \le 3$ mm, $Y \le 0.5$ mm $X \le 3$ mm, $Y \le 3$ mm $X \le 3$ mm, $Y \le 3$ mm $X \le 3$ mm, $Y \le 3$ mm | MI | Visual<br>/ Microscope | Zone A<br>Zone B | | 5 | Substrate color difference | Allowed | | | | | 6 | FPC broken/<br>Goldfingers<br>oxidation/ scratch | Not Allow | MA | Visual<br>/ Microscope | Zone B | | 7 | PCB damaged/<br>Poor welding/<br>Curl | PCB (Circuit area) damaged Not Allow<br>PCB Poor welding Not Allow<br>PCB Curl≤1% | MI | Visual<br>/ Ruler | Zone B | |---|-----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------------|--------| | 8 | Edge Adhesives<br>height/FPL/<br>Edge adhesives<br>bubble | Edge Adhesives height≤Display surface Edge adhesives seep in≤1/2 Margin width FPL tolerance ±0.3mm Edge adhesives bubble: bubble Width ≤1/2 Margin width; Length ≤0.5mm n≤3 | | | | | 9 | Protect film | Surface scratch but not effect protect function, Allow | | Visual<br>Inspection | | # 16. Packing TBD #### 17. Precautions - (1) Do not apply pressure to the EPD panel in order to prevent damaging it. - (2) Do not connect or disconnect the interface connector while the EPD panel is in operation. - (3) Do not touch IC bonding area. It may scratch TFT lead or damage IC function. - (4) Please be mindful of moisture to avoid its penetration into the EPD panel, which may cause damage during operation. - (5) High temperature, high humidity, sunlight or fluorescent light may degrade the EPD panel's performance. Please do not expose the unprotected EPD panel to high temperature, high humidity, sunlight, or fluorescent for long periods of time.